

William Stallings
Computer Organization
and Architecture
9th Edition



# + Chapter 3

A Top-Level View of Computer Function and Interconnection



Figure 3.18 Timing of Synchronous Bus Operations



Figure 3.19 Timing of Asynchronous Bus Operations

### Point-to-Point Interconnect

Principal reason for change
was the electrical
constraints encountered
with increasing the
frequency of wide
synchronous buses

At higher and higher data rates it becomes increasingly difficult to perform the synchronization and arbitration functions in a timely fashion

A conventional shared bus on the same chip magnified the difficulties of increasing bus data rate and reducing bus latency to keep up with the processors

Has lower latency, higher data rate, and better scalability

# <sup>†</sup>Quick Path Interconnect

- Introduced in 2008
- Multiple direct connections
  - Direct pairwise connections to other components eliminating the need for arbitration found in shared transmission systems
- Layered protocol architecture
  - These processor level interconnects use a layered protocol architecture rather than the simple use of control signals found in shared bus arrangements
- Packetized data transfer
  - Data are sent as a sequence of packets each of which includes control headers and error control codes

QPI





Figure 3.20 Multicore Configuration Using QPI

## **QPI Layers**



Figure 3.21 QPI Layers

# Physical Interface of the Intel QPI Interconnect



Figure 3.22 Physical Interface of the Intel QPI Interconnect

## **QPI Multilane Distribution**



Figure 3.23 QPI Multilane Distribution

## **QPI Link Layer**

- Performs two key functions: flow control and error control
  - Operate on the level of the flit (flow control unit)
  - Each flit consists of a 72bit message payload and an 8-bit error control code called a cyclic redundancy check (CRC)

- Flow control function
  - Needed to ensure that a sending QPI entity does not overwhelm a receiving QPI entity by sending data faster than the receiver can process the data and clear buffers for more incoming data
  - Error control function
    - Detects and recovers from bit errors, and so isolates higher layers from experiencing bit errors

### ODI Daniin

## **QPI** Routing and Protocol Layers

#### Routing Layer

- Used to determine the course that a packet will traverse across the available system interconnects
- Defined by firmware and describe the possible paths that a packet can follow

#### Protocol Layer

- Packet is defined as the unit of transfer
- One key function performed at this level is a cache coherency protocol which deals with making sure that main memory values held in multiple caches are consistent
- A typical data packet payload is a block of data being sent to or from a cache

# Peripheral Component Interconnect (PCI)

- A popular high bandwidth, processor independent bus that can function as a mezzanine or peripheral bus
- Delivers better system performance for high speed I/O subsystems
- PCI Special Interest Group (SIG)
  - Created to develop further and maintain the compatibility of the PCI specifications
- PCI Express (PCIe)
  - Point-to-point interconnect scheme intended to replace bus-based schemes such as PCI
  - Key requirement is high capacity to support the needs of higher data rate I/O devices, such as Gigabit Ethernet
  - Another requirement deals with the need to support time dependent data streams



# PCIe Configuration



Figure 3.24 Typical Configuration Using PCIe

## **PCIe Protocol Layers**



Figure 3.25 PCIe Protocol Layers

## **PCIe Multilane Distribution**



Figure 3.26 PCIe Multilane Distribution



Figure 3.27 PCIe Transmit and Receive Block Diagrams



#### **PCIe**

Transaction Layer (TL)



- Receives read and write requests from the software above the TL and creates request packets for transmission to a destination via the link layer
- Most transactions use a split transaction technique
  - A request packet is sent out by a source PCIe device which then waits for a response called a completion packet
- TL messages and some write transactions are posted transactions (meaning that no response is expected)
- TL packet format supports 32-bit memory addressing and extended 64-bit memory addressing

# The TL supports four address spaces:

#### Memory

- The memory space includes system main memory and PCIe I/O devices
- Certain ranges of memory addresses map into I/O devices

#### Configuration

 This address space enables the TL to read/write configuration registers associated with I/O devices

#### ■ I/O

 This address space is used for legacy PCI devices, with reserved address ranges used to address legacy I/O devices

#### ■ Message

 This address space is for control signals related to interrupts, error handling, and power management

# **PCIe TLP Transaction Types**

| Address Space                 | TLP Type                    | Purpose                                                                          |
|-------------------------------|-----------------------------|----------------------------------------------------------------------------------|
| Memory                        | Memory Read Request         | Transfer data to or from a location in the system memory map.                    |
|                               | Memory Read Lock Request    |                                                                                  |
|                               | Memory Write Request        |                                                                                  |
| I/O                           | I/O Read Request            | Transfer data to or from a location in the system memory map for legacy devices. |
|                               | I/O Write Request           |                                                                                  |
| Configuration                 | Config Type 0 Read Request  | Transfer data to or from a location in the configuration space of a PCIe device. |
|                               | Config Type 0 Write Request |                                                                                  |
|                               | Config Type 1 Read Request  |                                                                                  |
|                               | Config Type 1 Write Request |                                                                                  |
| Message                       | Message Request             | Provides in-band messaging and event reporting.                                  |
|                               | Message Request with Data   |                                                                                  |
| Memory, I/O,<br>Configuration | Completion                  | Returned for certain requests.                                                   |
|                               | Completion with Data        |                                                                                  |
|                               | Completion Locked           |                                                                                  |
|                               | Completion Locked with Data |                                                                                  |



**PCIe** Protocol Data Unit **Format** 

Figure 3.28 PCIe Protocol Data Unit Format

# **TLP Memory Request Format**



Figure 3.29 TLP Memory Request Format

# + Summary

### Chapter 3

- Computer components
- Computer function
  - Instruction fetch and execute
  - Interrupts
  - I/O function
- Interconnection structures
- Bus interconnection
  - Bus structure
  - Multiple bus hierarchies
  - Elements of bus design

# A Top-Level View of Computer Function and Interconnection

- Point-to-point interconnect
  - QPI physical layer
  - QPI link layer
  - QPI routing layer
  - QPI protocol layer
- PCI express
  - PCI physical and logical architecture
  - PCIe physical layer
  - PCIe transaction layer
  - PCIe data link layer